## ES 50: Introduction to Electrical Eng.

Explore EE, satisfy a Gen Ed requirement & have fun



## Lecture 14: Finite State Machines then From Audio to Visual: Images as 2D (DIGITAL) Signals November 2, 2015



## **Upcoming Events**

#### In class Project Workshop – Wed Nov 4

- Each group will have 2 min introduce group members & project goals
- Upload slides to CANVAS by Tuesday Nov 3 @ 11:59 PM
- Your entire final group is required to be in class or you will loose points

#### **Parts List**

 Due Sun Nov 8 @ 9 PM on CANVAS & by emailing your project TF



## **Upcoming Events**

#### Sophomore (and Freshman) Advising

- Harvard College Engineering Society TODAY 4 PM, Pierce 301
- SEAS-wide Wed Nov 4, 4 PM, MD Lobby



#### Implementation of FSM using Flip-Flops

Since FSMs have memory, they cannot be represented using combinatory logic only. Sequential logic (flip-flops) are needed to provide memory function. The recipe for synthesis of FSM with D flip-flops is as follows:

- 1. Determine the number of states, and encode each state with a binary number.
  - For n states we need binary number with k-bits, where  $k = \log_2 n$ . Remember you need to round up!
  - Each D flip-flop stores 1-bit (digit) so we need total of k flip-flops!
- 2. Encode each input with binary number. If we have m inputs we will need  $e = \log_2 m$  input wires. For example if we have 7 inputs:

input 0 000 input 1 001 ... 111

Note: encoding (typically) reduces the number of input wires required: from m to  $\log_2 m$ 

- 3. Encode outputs with binary numbers. If we have r outputs we need  $p = \log_2 r$  output wires
- 4. Draw FSM diagram
- 5. Implement the FSM diagram using combinatory logic & flip-flops



Synthesize mod 4 synchronous counter with D flip-flops

- The counter counts up on a rising edge of the clock signal
- When counter reaches 3 it goes back to 0, LED is turned on, & counter continues counting.
- Counter has only one input: Reset button R. When R=1, counter goes to 0 & stays there, as long as R=1. (Note, clock signal is not treated as an input in this case.)

States: {0, 1, 2, 3}

- We need k = 2 bits to encode all states so we will need 2 flip-flops
- The states will therefore be:  $q_1q_0 = \{00,01,10,11\}$

Input: {Reset}

· One input wire

Outputs: {LED OFF, LED ON}





Now that we have the state diagram, let's make a truth table:



|   |                    | nt State |            | State      |       |       | Output |
|---|--------------------|----------|------------|------------|-------|-------|--------|
| R | S <sub>1</sub> (t) | $S_0(t)$ | $S_1(t+T)$ | $S_0(t+T)$ | $D_1$ | $D_0$ |        |
| 0 | 0                  | 0        | 0          | 1          | 0     | 1     | 0      |
| 0 | 0                  | 1        | 1          | 0          | 1     | 0     | 0      |
| 0 | 1                  | 0        | 1          | 1          | 1     | 1     | 0      |
| 0 | 1                  | 1        | 0          | 0          | 0     | 0     | 1      |
| 1 | 0                  | 0        | 0          | 0          | 0     | 0     | 0      |
| 1 | 0                  | 1        | 0          | 0          | 0     | 0     | 0      |
| 1 | 1                  | 0        | 0          | 0          | 0     | 0     | 0      |
| 1 | 1                  | 1        | 0          | 0          | 0     | 0     | 1      |

- Each flip-flop memorizes one bit of a current state:  $S_1(t)S_0(t)$
- Next state defines where FSM goes next for particular combination of present state and input!
  - Simply put, next state tells us what needs to be written in each flip-flop next!
- How do we make sure that the correct next state is written in?
  - We need to bring appropriate signals to the inputs of flip flops!



Now that we have the truth table, what are the logic equations:



| <b>Input</b><br>R | Currer<br>S <sub>1</sub> (t) | nt State<br>S <sub>0</sub> (t) | Next<br>S <sub>1</sub> (t+T) | State<br>S <sub>0</sub> (t+T) | Flip-F | lops<br>D <sub>0</sub> | Output |
|-------------------|------------------------------|--------------------------------|------------------------------|-------------------------------|--------|------------------------|--------|
| 0                 | 0                            | 0                              | 0                            | 1                             | 0      | 1                      | 0      |
| 0                 | 0                            | 1                              | 1                            | 0                             | 1      | 0                      | 0      |
| 0                 | 1                            | 0                              | 1                            | 1                             | 1      | 1                      | 0      |
| 0                 | 1                            | 1                              | 0                            | 0                             | 0      | 0                      | 1      |
| 1                 | 0                            | 0                              | 0                            | 0                             | 0      | 0                      | 0      |
| 1                 | 0                            | 1                              | 0                            | 0                             | 0      | 0                      | 0      |
| 1                 | 1                            | 0                              | 0                            | 0                             | 0      | 0                      | 0      |
| 1                 | 1                            | 1                              | 0                            | 0                             | 0      | 0                      | 1      |

$$S_1(t+T) = R'S_1'S_0 + R'S_1S_0'$$
  $S_0(t+T) = R'S_1'S_0' + R'S_1S_0'$   $Out = R'S_1S_0 + RS_1S_0$ 

• 
$$S_1(t+T) = R'(S_1'S_0 + S_1S_0')$$
 •  $S_0(t+T) = R'S_0'(S_1' + S_1)$  •  $Out = S_1S_0(R' + R)$   
•  $S_1(t+T) = R'(S_0 \oplus S_1)$  •  $S_0(t+T) = R'S_0'$  •  $Out = S_1S_0$ 

$$S_1(t+T) = R'(S_0 \oplus S_1)$$

• 
$$S_0(t+T) = R'S_0'(S_1' + S_1)$$

$$S_0(t+T) = R'S_0'$$

$$Out = R'S_1S_0 + RS_1S_0$$

• 
$$Out = S_1 S_0 (R' + R)$$

• 
$$Out = S_1S_0$$





| Input | Current State      |          | Next       | Output     |        |
|-------|--------------------|----------|------------|------------|--------|
| R     | S <sub>1</sub> (t) | $S_0(t)$ | $S_1(t+T)$ | $S_0(t+T)$ | Output |
| 0     | 0                  | 0        | 0          | 1          | 0      |
| 0     | 0                  | 1        | 1          | 0          | 0      |
| 0     | 1                  | 0        | 1          | 1          | 0      |
| 0     | 1                  | 1        | 0          | 0          | 1      |
| 1     | 0                  | 0        | 0          | 0          | 0      |
| 1     | 0                  | 1        | 0          | 0          | 0      |
| 1     | 1                  | 0        | 0          | 0          | 0      |
| 1     | 1                  | 1        | 0          | 0          | 1      |

$$S_1(t+T) = R'(S_0 \oplus S_1)$$
  

$$S_0(t+T) = R'S_0'$$
  

$$Out = S_1S_0$$





#### **Another Problem**

- A. Using synchronous D flip-flops realize 2-bit counter that counts 0, 1, 2, 3, 0, 1, 2... and so on when its input COUNT=1. When COUNT=0, counter remains in 0. Implement the counter using D flip-flops & necessary logic.
- B. Modify the outputs of the counter that you synthesized in part (a) by adding necessary logic, in order to produce:
  - The sequence of even numbers between 0 & 7 when signal EVEN=1 (output should be 0, 2, 4, 6, 0, 2, 4, 6, etc)
  - The sequence of odd numbers between 0 & 7 (7 included) when signal EVEN=0 (output should be 1, 3, 5, 7, 1, 3, 5, 7, etc)
- C. In both parts you can use any logic gate with as many inputs as you wish. For part (b) you HAVE TO use the counter that you realized in (a) you cannot synthesize brand new counter. Please use the diagram provided below & complete it with necessary logic. Show all work, and in particular truth tables & logic equations



### Another Problem – Part A

Using synchronous D flip-flops realize 2-bit counter that counts 0, 1, 2, 3, 0, 1, 2... and so on when its input COUNT=1. When COUNT=0, counter remains in 0. Implement the counter using D flip-flops & necessary logic.

| Count | Q <sub>1</sub> (t) | $Q_0(t)$ | Q <sub>1</sub> (t+1) | Q <sub>0</sub> (t+1) |
|-------|--------------------|----------|----------------------|----------------------|
| 0     | 0                  | 0        | 0                    | 0                    |
| 0     | 0                  | 1        | 0                    | 0                    |
| 0     | 1                  | 0        | 0                    | 0                    |
| 0     | 1                  | 1        | 0                    | 0                    |
| 1     | 0                  | 0        | 0                    | 1                    |
| 1     | 0                  | 1        | 1                    | 0                    |
| 1     | 1                  | 0        | 1                    | 1                    |
| 1     | 1                  | 1        | 0                    | 0                    |

$$Q_1(t+1) = CQ_1'Q_0 + CQ_1Q_0'$$

• 
$$Q_1(t+1) = C(Q_1'Q_0 + Q_1Q_0')$$

• 
$$Q_1(t+1) = C(Q_0 \oplus Q_1)$$

$$Q_0(t+1) = CQ_1'Q_0' + CQ_1Q_0'$$

• 
$$Q_0(t+1) = CQ_0'(Q_1' + Q_1)$$

• 
$$Q_0(t+1) = CQ_0'$$





HARVARD

#### Another Problem – Part B

Modify the outputs of the counter that you synthesized in part (a) by adding necessary logic, in order to produce:

- The sequence of even numbers between 0 and 7 when signal EVEN=1 (output should be 0, 2, 4, 6, 0, 2, 4, 6, etc)
- The sequence of odd numbers between 0 and 7 (7 included) when signal EVEN=0 (output should be 1, 3, 5, 7, 1, 3, 5, 7, etc)

| Even | Q <sub>1</sub> (t+1) | Q <sub>0</sub> (t+1) | $Z_2$ | $Z_1$ | $Z_0$ |
|------|----------------------|----------------------|-------|-------|-------|
| 0    | 0                    | 0                    | 0     | 0     | 1     |
| 0    | 0                    | 1                    | 0     | 1     | 1     |
| 0    | 1                    | 0                    | 1     | 0     | 1     |
| 0    | 1                    | 1                    | 1     | 1     | 1     |
| 1    | 0                    | 0                    | 0     | 0     | 0     |
| 1    | 0                    | 1                    | 0     | 1     | 0     |
| 1    | 1                    | 0                    | 1     | 0     | 0     |
| 1    | 1                    | 1                    | 1     | 1     | 0     |

$$Z_2 = E'Q_1Q_0' + E'Q_1Q_0 + EQ_1Q_0' + EQ_1Q_0$$

• 
$$Z_2 = Q_1 Q_0'(E' + E) + Q_1 Q_0(E' + E)$$

• 
$$Z_2 = Q_1 Q_0' + Q_1 Q_0$$

• 
$$Z_2 = Q_1(Q_0' + Q_0)$$

• 
$$Z_2 = Q_1$$

$$Z_1 = E'Q_1'Q_0 + E'Q_1Q_0 + EQ_1'Q_0 + EQ_1Q_0$$

• 
$$Z_1 = Q_1' Q_0 (E' + E) + Q_1 Q_0 (E' + E)$$

• 
$$Z_1 = Q_1' Q_0 + Q_1 Q_0$$

• 
$$Z_1 = Q_0(Q_1' + Q_1)$$

• 
$$Z_1 = Q_0$$

$$Z_0 = E'Q_1'Q_0' + E'Q_1'Q_0 + E'Q_1Q_0' + E'Q_1Q_0$$

• 
$$Z_0 = E'(Q_1'Q_0' + Q_1'Q_0 + Q_1Q_0' + Q_1Q_0)$$

• 
$$Z_0 = E'[Q'_1(Q'_0 + Q_0) + Q_1(Q'_0 + Q_0)]$$

• 
$$Z_0 = E'[Q_1' + Q_1]$$

• 
$$Z_0 = E'$$



#### Another Problem – Part C

In both parts you can use any logic gate with as many inputs as you wish. For part (b) you HAVE TO use the counter that you realized in (a) – you cannot synthesize brand new counter. Please use the diagram provided below and complete it with necessary logic. Show all work, and in particular truth tables & logic equations.





## 2D Signals Overview

- One dimensional signals: audio
  - Tradeoffs between quality and cost and speed of transmission
- Images: 2D digital signals
  - Same trade-offs, but more so
  - How good is 'good enough'?
- Sampling & quantization effects on images
- Gray scale images
- Binary images, and processing techniques (in preparation for a future lab)



### It's all about information!



Electromagnetic wave





Receiver

Electronic Signal Transducer







Modulation Transmission



Sampling Quantization



**HIGH QUALITY** 

Faithful replication of signal No distortion No aliasing High Signal-to Noise LOW COST HIGH SPEED TRANSMISSION

Compression

How much information is 'just enough?



### Summary: Analog to Digital Converter Design

- 1. Low pass filter, with cut-off frequency  $f_{max}$ 
  - Needed to make sure that signal is bandwidth limited
- 2. Sampling frequency needs to be large enough to obey Nyquist Criterion
  - $f_s > 2 \cdot f_{max}$
  - CD quality:  $f_{sample} = 44.1 \text{ kHz}$
- 3. Quantizer needs to have enough bits to avoid quantization noise
  - CD quality: 16-bit quantizer  $\rightarrow$  SNR = 90 dB
- 4. Quantizer needs to be fast & have enough dynamic range to be able to capture large and small amplitudes



# Our audio analog signals were '1D' (amplitude as a function of time)



A MATLAB PROGRAM to calculate & plot a timevarying SINE wave

```
clear all
close all

x = [0:19]/19*2*pi;
signal=sin(x);
subplot(211);
plot(x,signal,'ko-','MarkerFaceColor','k');
grid
xlabel('x');
ylabel('y');
```

A 'string' of 20 numbers, different values of the signal at various times

```
signal = [0, 0.325, 0.614, 0.837, 0.969, 0.997, 0.916, 0.736, 0.476, 0.165, -0.165, -0.476, -0.736, -0.916, -0.997, -0.969, -0.837, -0.614, -0.325, 0];
```

Like a 'vector' with 20 elements



### Images are '2D': with a spatial extent

There are many ways and levels of sophistication in representing 2D images.... Let's begin with a 'grey scale'

Image of Venus, reflected microwaves



#### Image is segmented into pixles

- Pixel = picture element
- Each pixel represents a sample of the original
- The value of each pixel is assigned a number within a grey scale
- 0 = black, 255 = white, one BYTE (8 bits) of information/pixel

## 2D Grey Scale Image

Image of Venus, reflected microwaves





Each pixel has an assigned number value in the grey scale



ENTRIES IN ROWS AND COLUMNS: A MATRIX!

#### Images are '2D': with a spatial extent



More Data, More Challenges

- One second of digital audio information = 8 *kilobytes*
- One second of television = eight Megabytes

Is 8 bits of quantization too little?

A brightness step of 1/256 (0.39%) LESS THAN THE EYE CAN PERCEIVE!



## It's all about information!



Radar images with (right) and without (left) signal processing to remove background noise



# The important issues of signals 'good enough'; let's go back to audio & the real detector

Electrical engineering ideas implicit in the 'ear'

'Impedance matching': e.g. high resistance to low resistance



Sound waves in liquid: high mechanical resistance (impedance)



MIDDLE EAR: impedance matching network

## The electrical engineering of the ear

Electrical engineering ideas implicit in the 'ear'

- 'Impedance matching': e.g. high resistance to low resistance
- Frequency spectrum analyzer



Basilar membrane: stiffest near oval window, responsive to highest frequencies more flexible membrane, responsive to lower frequency supports ~ 12,000 nerve cells



Place principle: frequency response a function of 'place'

## The electrical engineering of the ear

Electrical engineering ideas implicit in the 'ear'

- 'Impedance matching': e.g. high resistance to low resistance
- Frequency spectrum analyzer
- Achieving higher frequency response: how neurons 'encode' information



A single neuron produces an action potential for each vibration cycle....but A single neuron can only produce action potentials < 500 Hz



# The important issues of signals 'good enough'; let's go back to audio



Waveform of speech

#### For us.....

- Difference between *loudest* and *faintest* sounds: 120 dB
- Can distinguish between 1 dB (12% change)
- But greatest sensitivity between 1-4 KHz
- So we DON'T necessarily need to 'quantize' amplitude equally into <u>12</u> one-dB intervals: use less bits, (8?) more judiciously

Response to AMPLITUDE of Audio Signal, in decibel (dB) Sound Power Level, a logarithmic scale

| _      | Watts/cm²        | Decibels SPL | Example sound                   |
|--------|------------------|--------------|---------------------------------|
|        | 10-2             | 140 dB       | Pain                            |
|        | 10 <sup>-3</sup> | 130 dB       |                                 |
|        | 10⁴              | 120 dB       | Discomfort                      |
| T      | 10-5             | 110 dB       | Jack hammers and rock concerts  |
| ı      | 10-6             | 100 dB       |                                 |
|        | 10-7             | 90 dB        | OSHA limit for industrial noise |
| Louder | 10-8             | 80 dB        |                                 |
| ន្ទី   | 10-9             | 70 dB        |                                 |
|        | 10-10            | 60 dB        | Normal conversation             |
| Softer | 10-11            | 50 dB        |                                 |
| Š      | 10-12            | 40 dB        | Weakest audible at 100 hertz    |
|        | 10-13            | 30 dB        |                                 |
|        | 10-14            | 20 dB        | Weakest audible at 10kHz        |
| - ₩    | 10-15            | 10 dB        |                                 |
| ,      | 10-16            | 0 dB         | Weakest audible at 3 kHz        |
|        | 10-17            | -10 dB       |                                 |
|        | 10-18            | -20 dB       |                                 |

